# 10.3 EXTI registers

Refer to Section 1.2: List of abbreviations for registers for a list of abbreviations used in register descriptions.

### 10.3.1 Interrupt mask register (EXTI\_IMR)

Address offset: 0x00

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Res. | MR22 | MR21 | Res. | Res. | MR18 | MR17 | MR16 |
|      |      |      |      |      |      |      |      |      | rw   | rw   |      |      | rw   | rw   | rw   |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| MR15 | MR14 | MR13 | MR12 | MR11 | MR10 | MR9  | MR8  | MR7  | MR6  | MR5  | MR4  | MR3  | MR2  | MR1  | MR0  |
| rw   |

Bits 31:23 Reserved, must be kept at reset value.

Bits 22:21 MR[22:21]: Interrupt mask on line x

0: Interrupt request from line x is masked

1: Interrupt request from line x is not masked

Bits 20:19 Reserved, must be kept at reset value.

Bits 18:0 MR[18:0]: Interrupt mask on line x

0: Interrupt request from line x is masked1: Interrupt request from line x is not masked

## 10.3.2 Event mask register (EXTI\_EMR)

Address offset: 0x04 Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Res. | MR22 | MR21 | Res. | Res. | MR18 | MR17 | MR16 |
|      |      |      |      |      |      |      |      |      | rw   | rw   |      |      | rw   | rw   | rw   |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| MR15 | MR14 | MR13 | MR12 | MR11 | MR10 | MR9  | MR8  | MR7  | MR6  | MR5  | MR4  | MR3  | MR2  | MR1  | MR0  |
| rw   |

Bits 31:23 Reserved, must be kept at reset value.

RM0402 Rev 6 239/1163

Interrupts and events RM0402

- Bits 22:21 MR[22:21]: Event mask on line x
  - 0: Interrupt request from line x is masked
  - 1: Interrupt request from line x is not masked
- Bits 20:19 Reserved, must be kept at reset value.
- Bits 18:0 MR[18:0]: Event mask on line x
  - 0: Interrupt request from line x is masked
  - 1: Interrupt request from line x is not masked

### 10.3.3 Rising trigger selection register (EXTI\_RTSR)

Address offset: 0x08 Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27         | 26         | 25       | 24       | 23       | 22       | 21       | 20   | 19       | 18       | 17       | 16       |
|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|----------|------|----------|----------|----------|----------|
| Res.       | Res.       | Res.       | Res.       | Res.       | Res.       | Res.     | Res.     | Res.     | TR22     | TR21     | Res. | Res.     | TR18     | TR17     | TR16     |
|            |            |            |            |            |            |          |          |          | rw       | rw       |      |          | rw       | rw       | rw       |
|            |            |            |            |            |            |          |          |          |          |          |      |          |          |          |          |
| 15         | 14         | 13         | 12         | 11         | 10         | 9        | 8        | 7        | 6        | 5        | 4    | 3        | 2        | 1        | 0        |
| 15<br>TR15 | 14<br>TR14 | 13<br>TR13 | 12<br>TR12 | 11<br>TR11 | 10<br>TR10 | 9<br>TR9 | 8<br>TR8 | 7<br>TR7 | 6<br>TR6 | 5<br>TR5 | TR4  | 3<br>TR3 | 2<br>TR2 | 1<br>TR1 | 0<br>TR0 |

Bits 31:23 Reserved, must be kept at reset value.

Bits 22:21 TR[22:21]: Rising trigger event configuration bit of line x

0: Rising trigger disabled (for Event and Interrupt) for input line

1: Rising trigger enabled (for Event and Interrupt) for input line

Bits 20:19 Reserved, must be kept at reset value.

Bits 18:0 TR[18:0]: Rising trigger event configuration bit of line x

0: Rising trigger disabled (for Event and Interrupt) for input line

1: Rising trigger enabled (for Event and Interrupt) for input line

Note:

The external wakeup lines are edge triggered, no glitch must be generated on these lines. If a rising edge occurs on the external interrupt line while writing to the EXTI\_RTSR register, the pending bit is be set.

Rising and falling edge triggers can be set for the same interrupt line. In this configuration, both generate a trigger condition.

Interrupts and events RM0402

### 10.3.4 Falling trigger selection register (EXTI\_FTSR)

Address offset: 0x0C Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27         | 26         | 25       | 24       | 23       | 22       | 21       | 20       | 19       | 18       | 17       | 16       |
|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Res.       | Res.       | Res.       | Res.       | Res.       | Res.       | Res.     | Res.     | Res.     | TR22     | TR21     | Res.     | Res.     | TR18     | TR17     | TR16     |
|            |            |            |            |            |            |          |          |          | rw       | rw       |          |          | rw       | rw       | rw       |
|            |            |            |            |            |            |          |          |          |          |          |          |          |          |          |          |
| 15         | 14         | 13         | 12         | 11         | 10         | 9        | 8        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
| 15<br>TR15 | 14<br>TR14 | 13<br>TR13 | 12<br>TR12 | 11<br>TR11 | 10<br>TR10 | 9<br>TR9 | 8<br>TR8 | 7<br>TR7 | 6<br>TR6 | 5<br>TR5 | 4<br>TR4 | 3<br>TR3 | 2<br>TR2 | 1<br>TR1 | 0<br>TR0 |

Bits 31:23 Reserved, must be kept at reset value.

Bits 22:21 TR[22:21]: Falling trigger event configuration bit of line x

0: Falling trigger disabled (for Event and Interrupt) for input line

1: Falling trigger enabled (for Event and Interrupt) for input line.

Bits 20:19 Reserved, must be kept at reset value.

Bits 18:0 TR[18:0]: Falling trigger event configuration bit of line x

0: Falling trigger disabled (for Event and Interrupt) for input line

1: Falling trigger enabled (for Event and Interrupt) for input line.

Note:

The external wakeup lines are edge triggered, no glitch must be generated on these lines. If a falling edge occurs on the external interrupt line while writing to the EXTI\_FTSR register, the pending bit is not set.

Rising and falling edge triggers can be set for the same interrupt line. In this configuration, both generate a trigger condition.

## 10.3.5 Software interrupt event register (EXTI\_SWIER)

Address offset: 0x10 Reset value: 0x0000 0000

| 31                | 30                | 29                | 28                | 27                | 26                | 25              | 24              | 23              | 22              | 21              | 20              | 19              | 18          | 17              | 16              |
|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------|-----------------|-----------------|
| Res.              | Res.              | Res.              | Res.              | Res.              | Res.              | Res.            | Res.            | Res.            | SWIER<br>22     | SWIER<br>21     | Res.            | Res.            | SWIER<br>18 | SWIER<br>17     | SWIER<br>16     |
|                   |                   |                   |                   |                   |                   |                 |                 |                 | rw              | rw              |                 |                 | rw          | rw              | rw              |
| -                 |                   |                   |                   |                   |                   |                 |                 |                 |                 |                 |                 |                 |             |                 |                 |
| 15                | 14                | 13                | 12                | 11                | 10                | 9               | 8               | 7               | 6               | 5               | 4               | 3               | 2           | 1               | 0               |
| 15<br>SWIER<br>15 | 14<br>SWIER<br>14 | 13<br>SWIER<br>13 | 12<br>SWIER<br>12 | 11<br>SWIER<br>11 | 10<br>SWIER<br>10 | 9<br>SWIER<br>9 | 8<br>SWIER<br>8 | 7<br>SWIER<br>7 | 6<br>SWIER<br>6 | 5<br>SWIER<br>5 | 4<br>SWIER<br>4 | 3<br>SWIER<br>3 |             | 1<br>SWIER<br>1 | 0<br>SWIER<br>0 |

Bits 31:23 Reserved, must be kept at reset value.

### Bits 22:21 SWIER[22:21]: Software Interrupt on line x

If interrupt are enabled on line x in the EXTI\_IMR register, writing '1' to SWIERx bit when it is set at '0' sets the corresponding pending bit in the EXTI\_PR register, thus resulting in an interrupt request generation.

This bit is cleared by clearing the corresponding bit in EXTI\_PR (by writing a 1 to the bit).

Bits 20:19 Reserved, must be kept at reset value.

#### Bits 18:0 **SWIER[18:0]**: Software Interrupt on line x

If interrupt are enabled on line x in the EXTI\_IMR register, writing '1' to SWIERx bit when it is set at '0' sets the corresponding pending bit in the EXTI\_PR register, thus resulting in an interrupt request generation.

This bit is cleared by clearing the corresponding bit in EXTI\_PR (by writing a 1 to the bit).

RM0402 Rev 6 243/1163

Interrupts and events RM0402

# 10.3.6 Pending register (EXTI\_PR)

Address offset: 0x14 Reset value: undefined

| 31         | 30         | 29         | 28         | 27         | 26         | 25       | 24       | 23       | 22       | 21       | 20   | 19       | 18       | 17       | 16       |
|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|----------|------|----------|----------|----------|----------|
| Res.       | Res.       | Res.       | Res.       | Res.       | Res.       | Res.     | Res.     | Res.     | PR22     | PR21     | Res. | Res.     | PR18     | PR17     | PR16     |
|            |            |            |            |            |            |          |          |          | rc_w1    | rc_w1    |      |          | rc_w1    | rc_w1    | rc_w1    |
|            |            |            |            |            |            |          |          |          |          |          |      |          |          |          |          |
| 15         | 14         | 13         | 12         | 11         | 10         | 9        | 8        | 7        | 6        | 5        | 4    | 3        | 2        | 1        | 0        |
| 15<br>PR15 | 14<br>PR14 | 13<br>PR13 | 12<br>PR12 | 11<br>PR11 | 10<br>PR10 | 9<br>PR9 | 8<br>PR8 | 7<br>PR7 | 6<br>PR6 | 5<br>PR5 | PR4  | 3<br>PR3 | 2<br>PR2 | 1<br>PR1 | 0<br>PR0 |

Bits 31:23 Reserved, must be kept at reset value.

### Bits 22:21 PR[22:21]: Pending bit

0: No trigger request occurred

1: selected trigger request occurred

This bit is set when the selected edge event arrives on the external interrupt line.

This bit is cleared by programming it to '1'.

Bits 20:19 Reserved, must be kept at reset value.

#### Bits 18:0 PR[18:0]: Pending bit

0: No trigger request occurred

1: selected trigger request occurred

This bit is set when the selected edge event arrives on the external interrupt line.

This bit is cleared by programming it to '1'.

## 10.3.7 EXTI register map

Table 41 gives the EXTI register map and the reset values.

Table 41. External interrupt/event controller register map and reset values

| Offset | Register    | 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22       | 21          | 20   | 19   | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10   | 6    | 8    | 7  | 9 | 2 | 4 |   | 2 | - | 0 |
|--------|-------------|------|------|------|------|------|------|------|------|------|----------|-------------|------|------|----|----|----|----|----|----|----|----|------|------|------|----|---|---|---|---|---|---|---|
| 0x00   | EXTI_IMR    | Res. | M<br>[22 | R<br>:21]   | Res. | Res. |    |    |    |    |    |    |    |    | MF   | र[18 | 3:0] |    |   |   |   |   |   |   |   |
|        | Reset value |      |      |      |      |      |      |      |      |      | 0        | 0           |      |      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x04   | EXTI_EMR    | Res. | M<br>[22 | R<br>:21]   | Res. | Res. |    |    |    |    |    |    |    |    | MF   | ₹[18 | 3:0] |    |   |   |   |   |   |   |   |
|        | Reset value |      |      |      |      |      |      |      |      |      | 0        | 0           |      |      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x08   | EXTI_RTSR   | Res. |          | R<br>:21]   | Res. | Res. |    |    |    |    |    |    |    |    | TF   | R[18 | :0]  |    |   |   |   |   |   |   |   |
|        | Reset value |      |      |      |      |      |      |      |      |      | 0        | 0           |      |      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x0C   | EXTI_FTSR   | Res. | T<br>[22 | R<br>:21]   | Res. | Res. |    |    |    |    |    |    |    |    | TF   | R[18 | :0]  |    |   |   |   |   |   |   |   |
|        | Reset value |      |      |      |      |      |      |      |      |      | 0        | 0           |      |      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x10   | EXTI_SWIER  | Res. |          | IER<br>:21] | Res. | Res. |    |    |    |    |    |    |    | 5  | SWII | ER[  | 18:0 | 0] |   |   |   |   |   |   |   |
|        | Reset value |      |      |      |      |      |      |      |      |      | 0        | 0           |      |      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x14   | EXTI_PR     | Res. | P<br>[22 |             | Res. | Res. |    |    |    |    |    |    |    |    | PF   | R[18 | :0]  |    |   |   |   |   |   |   |   |
|        | Reset value |      |      |      |      |      |      |      |      |      | 0        | 0           |      |      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Refer to Section 2.2 on page 49 for the register boundary addresses.

RM0402 Rev 6 245/1163